nios_test_board

2024.08.08.13:15:43 Datasheet
Overview
  clk_0  nios_test_board
Processor
   niosv_m Abbotts Lake 2.0.0
All Components
   config_flash intel_generic_serial_flash_interface_top 23.1
   niosv_m intel_niosv_m 2.0.0
   pio_sel altera_avalon_pio 23.1
   uart altera_avalon_uart 23.1
Memory Map
  config_flash
avl_csr 
avl_mem 
  niosv_m
timer_sw_agent 
dm_agent 
  pio_sel
s1 
  uart
s1 

clk_0

clock_source v23.1


Parameters

clockFrequency 50000000
clockFrequencyKnown true
inputClockFrequency 0
resetSynchronousEdges NONE
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

(none)

config_flash

intel_generic_serial_flash_interface_top v23.1
niosv_m data_manager   config_flash
  avl_csr
data_manager  
  avl_mem
instruction_manager  
  avl_csr
instruction_manager  
  avl_mem
pll outclk0  
  clk
clk_0 clk_reset  
  reset


Parameters

DEVICE_FAMILY CYCLONEV
INTENDED_DEVICE_FAMILY CYCLONEV
DEVICE_DENSITY 64
gui_use_asmiblock false
gui_use_gpio false
gui_use_csr_byteenable false
ENABLE_SIM_MODEL false
ADDR_WIDTH 19
CHIP_SELS 1
DEFAULT_VALUE_REG_0 1
DEFAULT_VALUE_REG_1 1
DEFAULT_VALUE_REG_2 0
DEFAULT_VALUE_REG_3 0
DEFAULT_VALUE_REG_4 0
DEFAULT_VALUE_REG_5 3
DEFAULT_VALUE_REG_6 1282
DEFAULT_VALUE_REG_7 6149
CHIP_SELECT_BYPASS false
USE_CHIP_SEL_FROM_CSR 1
DEBUG_OPTION 0
PIPE_CSR 0
PIPE_XIP 0
PIPE_CMD_GEN_CMD 0
PIPE_MUX_CMD 0
AUTO_DEVICE 5CEBA2U15C8
AUTO_DEVICE_SPEEDGRADE 8
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

(none)

niosv_m

intel_niosv_m v2.0.0
pll outclk0   niosv_m
  clk
clk_0 clk_reset  
  reset
data_manager   config_flash
  avl_csr
data_manager  
  avl_mem
instruction_manager  
  avl_csr
instruction_manager  
  avl_mem
data_manager   pio_sel
  s1
instruction_manager  
  s1
data_manager   sdram_controller
  s1
instruction_manager  
  s1
data_manager   uart
  s1
instruction_manager  
  s1
platform_irq_rx  
  irq


Parameters

clockFrequency 100000000
instSlaveMapParam <address-map><slave name='sdram_controller.s1' start='0x0' end='0x800000' type='sdram_controller_axi4.s1' /><slave name='config_flash.avl_mem' start='0x800000' end='0x1000000' type='intel_generic_serial_flash_interface_top.avl_mem' /><slave name='niosv_m.dm_agent' start='0x1000000' end='0x1010000' type='intel_niosv_m.dm_agent' /><slave name='config_flash.avl_csr' start='0x1010000' end='0x1010100' type='intel_generic_serial_flash_interface_top.avl_csr' /><slave name='uart.s1' start='0x1010100' end='0x1010120' type='altera_avalon_uart.s1' /><slave name='pio_sel.s1' start='0x1010120' end='0x1010130' type='altera_avalon_pio.s1' /></address-map>
dataSlaveMapParam <address-map><slave name='sdram_controller.s1' start='0x0' end='0x800000' type='sdram_controller_axi4.s1' /><slave name='config_flash.avl_mem' start='0x800000' end='0x1000000' type='intel_generic_serial_flash_interface_top.avl_mem' /><slave name='niosv_m.dm_agent' start='0x1000000' end='0x1010000' type='intel_niosv_m.dm_agent' /><slave name='config_flash.avl_csr' start='0x1010000' end='0x1010100' type='intel_generic_serial_flash_interface_top.avl_csr' /><slave name='uart.s1' start='0x1010100' end='0x1010120' type='altera_avalon_uart.s1' /><slave name='pio_sel.s1' start='0x1010120' end='0x1010130' type='altera_avalon_pio.s1' /><slave name='niosv_m.timer_sw_agent' start='0x1010140' end='0x1010180' type='intel_niosv_m.timer_sw_agent' /></address-map>
enableDebug true
enableDebugReset false
useResetReq false
numGpr 32
resetSlave config_flash.avl_mem
resetOffset 1048576
deviceFamily CYCLONEV
pipelineArch true
enableECCLite false
AUTO_DEVICE 5CEBA2U15C8
AUTO_DEVICE_SPEEDGRADE 8
AUTO_CLK_CLOCK_DOMAIN 3
AUTO_CLK_RESET_DOMAIN 3
AUTO_PLATFORM_IRQ_RX_INTERRUPTS_USED 1
generateLegacySim false
  

Software Assignments

CPU_FREQ 100000000u
DATA_ADDR_WIDTH 32
DCACHE_LINE_SIZE 0
DCACHE_LINE_SIZE_LOG2 0
DCACHE_SIZE 0
HAS_CSR_SUPPORT 1
HAS_DEBUG_STUB
ICACHE_LINE_SIZE 0
ICACHE_LINE_SIZE_LOG2 0
ICACHE_SIZE 0
INST_ADDR_WIDTH 32
MTIME_OFFSET 0x01010140
NIOSV_CORE_VARIANT 1
NUM_GPR 32
RESET_ADDR 0x00900000
TICKS_PER_SEC no_quote(NIOSV_INTERNAL_TIMER_TICKS_PER_SECOND)
TIMER_DEVICE_TYPE 2

pio_sel

altera_avalon_pio v23.1
niosv_m data_manager   pio_sel
  s1
instruction_manager  
  s1
pll outclk0  
  clk
clk_0 clk_reset  
  reset


Parameters

bitClearingEdgeCapReg false
bitModifyingOutReg false
captureEdge false
direction Input
edgeType RISING
generateIRQ false
irqType LEVEL
resetValue 0
simDoTestBenchWiring false
simDrivenValue 0
width 4
clockRate 100000000
derived_has_tri false
derived_has_out false
derived_has_in true
derived_do_test_bench_wiring false
derived_capture false
derived_edge_type NONE
derived_irq_type NONE
derived_has_irq false
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

BIT_CLEARING_EDGE_REGISTER 0
BIT_MODIFYING_OUTPUT_REGISTER 0
CAPTURE 0
DATA_WIDTH 4
DO_TEST_BENCH_WIRING 0
DRIVEN_SIM_VALUE 0
EDGE_TYPE NONE
FREQ 100000000
HAS_IN 1
HAS_OUT 0
HAS_TRI 0
IRQ_TYPE NONE
RESET_VALUE 0

pll

altera_pll v23.1
clk_0 clk   pll
  refclk
clk_reset  
  reset
outclk0   config_flash
  clk
outclk0   niosv_m
  clk
outclk0   pio_sel
  clk
outclk0   sdram_controller
  clk
outclk0   uart
  clk


Parameters

debug_print_output false
debug_use_rbc_taf_method false
device_family CYCLONEV
device 5CEBA2U15C8
gui_device_speed_grade 1
gui_pll_mode Integer-N PLL
fractional_vco_multiplier false
gui_reference_clock_frequency 12.0
reference_clock_frequency 12.0 MHz
gui_channel_spacing 0.0
gui_operation_mode direct
gui_feedback_clock Global Clock
gui_fractional_cout 32
pll_fractional_cout 32
gui_dsm_out_sel 1st_order
pll_dsm_out_sel 1st_order
operation_mode direct
gui_use_locked false
gui_en_adv_params false
gui_number_of_clocks 1
number_of_clocks 1
number_of_cascade_counters 0
gui_multiply_factor 1
gui_frac_multiply_factor 1
gui_divide_factor_n 1
gui_cascade_counter0 false
gui_output_clock_frequency0 100.0
gui_divide_factor_c0 1
gui_actual_multiply_factor0 25
gui_actual_frac_multiply_factor0 1
gui_actual_divide_factor0 3
gui_actual_output_clock_frequency0 0 MHz
gui_ps_units0 degrees
gui_phase_shift0 0
gui_phase_shift_deg0 0.0
gui_actual_phase_shift0 0
gui_duty_cycle0 50
gui_cascade_counter1 false
gui_output_clock_frequency1 100.0
gui_divide_factor_c1 1
gui_actual_multiply_factor1 1
gui_actual_frac_multiply_factor1 1
gui_actual_divide_factor1 1
gui_actual_output_clock_frequency1 0 MHz
gui_ps_units1 ps
gui_phase_shift1 0
gui_phase_shift_deg1 0.0
gui_actual_phase_shift1 0
gui_duty_cycle1 50
gui_cascade_counter2 false
gui_output_clock_frequency2 100.0
gui_divide_factor_c2 1
gui_actual_multiply_factor2 1
gui_actual_frac_multiply_factor2 1
gui_actual_divide_factor2 1
gui_actual_output_clock_frequency2 0 MHz
gui_ps_units2 ps
gui_phase_shift2 0
gui_phase_shift_deg2 0.0
gui_actual_phase_shift2 0
gui_duty_cycle2 50
gui_cascade_counter3 false
gui_output_clock_frequency3 100.0
gui_divide_factor_c3 1
gui_actual_multiply_factor3 1
gui_actual_frac_multiply_factor3 1
gui_actual_divide_factor3 1
gui_actual_output_clock_frequency3 0 MHz
gui_ps_units3 ps
gui_phase_shift3 0
gui_phase_shift_deg3 0.0
gui_actual_phase_shift3 0
gui_duty_cycle3 50
gui_cascade_counter4 false
gui_output_clock_frequency4 100.0
gui_divide_factor_c4 1
gui_actual_multiply_factor4 1
gui_actual_frac_multiply_factor4 1
gui_actual_divide_factor4 1
gui_actual_output_clock_frequency4 0 MHz
gui_ps_units4 ps
gui_phase_shift4 0
gui_phase_shift_deg4 0.0
gui_actual_phase_shift4 0
gui_duty_cycle4 50
gui_cascade_counter5 false
gui_output_clock_frequency5 100.0
gui_divide_factor_c5 1
gui_actual_multiply_factor5 1
gui_actual_frac_multiply_factor5 1
gui_actual_divide_factor5 1
gui_actual_output_clock_frequency5 0 MHz
gui_ps_units5 ps
gui_phase_shift5 0
gui_phase_shift_deg5 0.0
gui_actual_phase_shift5 0
gui_duty_cycle5 50
gui_cascade_counter6 false
gui_output_clock_frequency6 100.0
gui_divide_factor_c6 1
gui_actual_multiply_factor6 1
gui_actual_frac_multiply_factor6 1
gui_actual_divide_factor6 1
gui_actual_output_clock_frequency6 0 MHz
gui_ps_units6 ps
gui_phase_shift6 0
gui_phase_shift_deg6 0.0
gui_actual_phase_shift6 0
gui_duty_cycle6 50
gui_cascade_counter7 false
gui_output_clock_frequency7 100.0
gui_divide_factor_c7 1
gui_actual_multiply_factor7 1
gui_actual_frac_multiply_factor7 1
gui_actual_divide_factor7 1
gui_actual_output_clock_frequency7 0 MHz
gui_ps_units7 ps
gui_phase_shift7 0
gui_phase_shift_deg7 0.0
gui_actual_phase_shift7 0
gui_duty_cycle7 50
gui_cascade_counter8 false
gui_output_clock_frequency8 100.0
gui_divide_factor_c8 1
gui_actual_multiply_factor8 1
gui_actual_frac_multiply_factor8 1
gui_actual_divide_factor8 1
gui_actual_output_clock_frequency8 0 MHz
gui_ps_units8 ps
gui_phase_shift8 0
gui_phase_shift_deg8 0.0
gui_actual_phase_shift8 0
gui_duty_cycle8 50
gui_cascade_counter9 false
gui_output_clock_frequency9 100.0
gui_divide_factor_c9 1
gui_actual_multiply_factor9 1
gui_actual_frac_multiply_factor9 1
gui_actual_divide_factor9 1
gui_actual_output_clock_frequency9 0 MHz
gui_ps_units9 ps
gui_phase_shift9 0
gui_phase_shift_deg9 0.0
gui_actual_phase_shift9 0
gui_duty_cycle9 50
gui_cascade_counter10 false
gui_output_clock_frequency10 100.0
gui_divide_factor_c10 1
gui_actual_multiply_factor10 1
gui_actual_frac_multiply_factor10 1
gui_actual_divide_factor10 1
gui_actual_output_clock_frequency10 0 MHz
gui_ps_units10 ps
gui_phase_shift10 0
gui_phase_shift_deg10 0.0
gui_actual_phase_shift10 0
gui_duty_cycle10 50
gui_cascade_counter11 false
gui_output_clock_frequency11 100.0
gui_divide_factor_c11 1
gui_actual_multiply_factor11 1
gui_actual_frac_multiply_factor11 1
gui_actual_divide_factor11 1
gui_actual_output_clock_frequency11 0 MHz
gui_ps_units11 ps
gui_phase_shift11 0
gui_phase_shift_deg11 0.0
gui_actual_phase_shift11 0
gui_duty_cycle11 50
gui_cascade_counter12 false
gui_output_clock_frequency12 100.0
gui_divide_factor_c12 1
gui_actual_multiply_factor12 1
gui_actual_frac_multiply_factor12 1
gui_actual_divide_factor12 1
gui_actual_output_clock_frequency12 0 MHz
gui_ps_units12 ps
gui_phase_shift12 0
gui_phase_shift_deg12 0.0
gui_actual_phase_shift12 0
gui_duty_cycle12 50
gui_cascade_counter13 false
gui_output_clock_frequency13 100.0
gui_divide_factor_c13 1
gui_actual_multiply_factor13 1
gui_actual_frac_multiply_factor13 1
gui_actual_divide_factor13 1
gui_actual_output_clock_frequency13 0 MHz
gui_ps_units13 ps
gui_phase_shift13 0
gui_phase_shift_deg13 0.0
gui_actual_phase_shift13 0
gui_duty_cycle13 50
gui_cascade_counter14 false
gui_output_clock_frequency14 100.0
gui_divide_factor_c14 1
gui_actual_multiply_factor14 1
gui_actual_frac_multiply_factor14 1
gui_actual_divide_factor14 1
gui_actual_output_clock_frequency14 0 MHz
gui_ps_units14 ps
gui_phase_shift14 0
gui_phase_shift_deg14 0.0
gui_actual_phase_shift14 0
gui_duty_cycle14 50
gui_cascade_counter15 false
gui_output_clock_frequency15 100.0
gui_divide_factor_c15 1
gui_actual_multiply_factor15 1
gui_actual_frac_multiply_factor15 1
gui_actual_divide_factor15 1
gui_actual_output_clock_frequency15 0 MHz
gui_ps_units15 ps
gui_phase_shift15 0
gui_phase_shift_deg15 0.0
gui_actual_phase_shift15 0
gui_duty_cycle15 50
gui_cascade_counter16 false
gui_output_clock_frequency16 100.0
gui_divide_factor_c16 1
gui_actual_multiply_factor16 1
gui_actual_frac_multiply_factor16 1
gui_actual_divide_factor16 1
gui_actual_output_clock_frequency16 0 MHz
gui_ps_units16 ps
gui_phase_shift16 0
gui_phase_shift_deg16 0.0
gui_actual_phase_shift16 0
gui_duty_cycle16 50
gui_cascade_counter17 false
gui_output_clock_frequency17 100.0
gui_divide_factor_c17 1
gui_actual_multiply_factor17 1
gui_actual_frac_multiply_factor17 1
gui_actual_divide_factor17 1
gui_actual_output_clock_frequency17 0 MHz
gui_ps_units17 ps
gui_phase_shift17 0
gui_phase_shift_deg17 0.0
gui_actual_phase_shift17 0
gui_duty_cycle17 50
output_clock_frequency0 100.000000 MHz
phase_shift0 0 ps
duty_cycle0 50
output_clock_frequency1 0 MHz
phase_shift1 0 ps
duty_cycle1 50
output_clock_frequency2 0 MHz
phase_shift2 0 ps
duty_cycle2 50
output_clock_frequency3 0 MHz
phase_shift3 0 ps
duty_cycle3 50
output_clock_frequency4 0 MHz
phase_shift4 0 ps
duty_cycle4 50
output_clock_frequency5 0 MHz
phase_shift5 0 ps
duty_cycle5 50
output_clock_frequency6 0 MHz
phase_shift6 0 ps
duty_cycle6 50
output_clock_frequency7 0 MHz
phase_shift7 0 ps
duty_cycle7 50
output_clock_frequency8 0 MHz
phase_shift8 0 ps
duty_cycle8 50
output_clock_frequency9 0 MHz
phase_shift9 0 ps
duty_cycle9 50
output_clock_frequency10 0 MHz
phase_shift10 0 ps
duty_cycle10 50
output_clock_frequency11 0 MHz
phase_shift11 0 ps
duty_cycle11 50
output_clock_frequency12 0 MHz
phase_shift12 0 ps
duty_cycle12 50
output_clock_frequency13 0 MHz
phase_shift13 0 ps
duty_cycle13 50
output_clock_frequency14 0 MHz
phase_shift14 0 ps
duty_cycle14 50
output_clock_frequency15 0 MHz
phase_shift15 0 ps
duty_cycle15 50
output_clock_frequency16 0 MHz
phase_shift16 0 ps
duty_cycle16 50
output_clock_frequency17 0 MHz
phase_shift17 0 ps
duty_cycle17 50
gui_pll_auto_reset Off
gui_pll_bandwidth_preset Auto
gui_en_reconf false
gui_en_dps_ports false
gui_en_phout_ports false
gui_phout_division 1
pll_vcoph_div 1
pll_type General
pll_subtype General
m_cnt_hi_div 13
m_cnt_lo_div 12
n_cnt_hi_div 256
n_cnt_lo_div 256
m_cnt_bypass_en false
n_cnt_bypass_en true
m_cnt_odd_div_duty_en true
n_cnt_odd_div_duty_en false
c_cnt_hi_div0 2
c_cnt_lo_div0 1
c_cnt_prst0 1
c_cnt_ph_mux_prst0 0
c_cnt_in_src0 ph_mux_clk
c_cnt_bypass_en0 false
c_cnt_odd_div_duty_en0 true
c_cnt_hi_div1 1
c_cnt_lo_div1 1
c_cnt_prst1 1
c_cnt_ph_mux_prst1 0
c_cnt_in_src1 ph_mux_clk
c_cnt_bypass_en1 true
c_cnt_odd_div_duty_en1 false
c_cnt_hi_div2 1
c_cnt_lo_div2 1
c_cnt_prst2 1
c_cnt_ph_mux_prst2 0
c_cnt_in_src2 ph_mux_clk
c_cnt_bypass_en2 true
c_cnt_odd_div_duty_en2 false
c_cnt_hi_div3 1
c_cnt_lo_div3 1
c_cnt_prst3 1
c_cnt_ph_mux_prst3 0
c_cnt_in_src3 ph_mux_clk
c_cnt_bypass_en3 true
c_cnt_odd_div_duty_en3 false
c_cnt_hi_div4 1
c_cnt_lo_div4 1
c_cnt_prst4 1
c_cnt_ph_mux_prst4 0
c_cnt_in_src4 ph_mux_clk
c_cnt_bypass_en4 true
c_cnt_odd_div_duty_en4 false
c_cnt_hi_div5 1
c_cnt_lo_div5 1
c_cnt_prst5 1
c_cnt_ph_mux_prst5 0
c_cnt_in_src5 ph_mux_clk
c_cnt_bypass_en5 true
c_cnt_odd_div_duty_en5 false
c_cnt_hi_div6 1
c_cnt_lo_div6 1
c_cnt_prst6 1
c_cnt_ph_mux_prst6 0
c_cnt_in_src6 ph_mux_clk
c_cnt_bypass_en6 true
c_cnt_odd_div_duty_en6 false
c_cnt_hi_div7 1
c_cnt_lo_div7 1
c_cnt_prst7 1
c_cnt_ph_mux_prst7 0
c_cnt_in_src7 ph_mux_clk
c_cnt_bypass_en7 true
c_cnt_odd_div_duty_en7 false
c_cnt_hi_div8 1
c_cnt_lo_div8 1
c_cnt_prst8 1
c_cnt_ph_mux_prst8 0
c_cnt_in_src8 ph_mux_clk
c_cnt_bypass_en8 true
c_cnt_odd_div_duty_en8 false
c_cnt_hi_div9 1
c_cnt_lo_div9 1
c_cnt_prst9 1
c_cnt_ph_mux_prst9 0
c_cnt_in_src9 ph_mux_clk
c_cnt_bypass_en9 true
c_cnt_odd_div_duty_en9 false
c_cnt_hi_div10 1
c_cnt_lo_div10 1
c_cnt_prst10 1
c_cnt_ph_mux_prst10 0
c_cnt_in_src10 ph_mux_clk
c_cnt_bypass_en10 true
c_cnt_odd_div_duty_en10 false
c_cnt_hi_div11 1
c_cnt_lo_div11 1
c_cnt_prst11 1
c_cnt_ph_mux_prst11 0
c_cnt_in_src11 ph_mux_clk
c_cnt_bypass_en11 true
c_cnt_odd_div_duty_en11 false
c_cnt_hi_div12 1
c_cnt_lo_div12 1
c_cnt_prst12 1
c_cnt_ph_mux_prst12 0
c_cnt_in_src12 ph_mux_clk
c_cnt_bypass_en12 true
c_cnt_odd_div_duty_en12 false
c_cnt_hi_div13 1
c_cnt_lo_div13 1
c_cnt_prst13 1
c_cnt_ph_mux_prst13 0
c_cnt_in_src13 ph_mux_clk
c_cnt_bypass_en13 true
c_cnt_odd_div_duty_en13 false
c_cnt_hi_div14 1
c_cnt_lo_div14 1
c_cnt_prst14 1
c_cnt_ph_mux_prst14 0
c_cnt_in_src14 ph_mux_clk
c_cnt_bypass_en14 true
c_cnt_odd_div_duty_en14 false
c_cnt_hi_div15 1
c_cnt_lo_div15 1
c_cnt_prst15 1
c_cnt_ph_mux_prst15 0
c_cnt_in_src15 ph_mux_clk
c_cnt_bypass_en15 true
c_cnt_odd_div_duty_en15 false
c_cnt_hi_div16 1
c_cnt_lo_div16 1
c_cnt_prst16 1
c_cnt_ph_mux_prst16 0
c_cnt_in_src16 ph_mux_clk
c_cnt_bypass_en16 true
c_cnt_odd_div_duty_en16 false
c_cnt_hi_div17 1
c_cnt_lo_div17 1
c_cnt_prst17 1
c_cnt_ph_mux_prst17 0
c_cnt_in_src17 ph_mux_clk
c_cnt_bypass_en17 true
c_cnt_odd_div_duty_en17 false
pll_vco_div 2
pll_cp_current 20
pll_bwctrl 6000
pll_output_clk_frequency 300.0 MHz
pll_fractional_division 1
mimic_fbclk_type none
pll_fbclk_mux_1 glb
pll_fbclk_mux_2 m_cnt
pll_m_cnt_in_src ph_mux_clk
pll_slf_rst false
gui_parameter_list M-Counter Hi Divide,M-Counter Low Divide,N-Counter Hi Divide,N-Counter Low Divide,M-Counter Bypass Enable,N-Counter Bypass Enable,M-Counter Odd Divide Enable,N-Counter Odd Divide Enable,C-Counter-0 Hi Divide,C-Counter-0 Low Divide,C-Counter-0 Coarse Phase Shift,C-Counter-0 VCO Phase Tap,C-Counter-0 Input Source,C-Counter-0 Bypass Enable,C-Counter-0 Odd Divide Enable,VCO Post Divide Counter Enable,Charge Pump current (uA),Loop Filter Bandwidth Resistor (Ohms) ,PLL Output VCO Frequency,K-Fractional Division Value (DSM),Feedback Clock Type,Feedback Clock MUX 1,Feedback Clock MUX 2,M Counter Source MUX,PLL Auto Reset
gui_parameter_values 13,12,256,256,false,true,true,false,2,1,1,0,ph_mux_clk,false,true,2,20,6000,300.0 MHz,1,none,glb,m_cnt,ph_mux_clk,false
gui_mif_generate false
gui_enable_mif_dps false
gui_dps_cntr C0
gui_dps_num 1
gui_dps_dir Positive
gui_refclk_switch false
gui_refclk1_frequency 100.0
gui_switchover_mode Automatic Switchover
gui_switchover_delay 0
gui_active_clk false
gui_clk_bad false
refclk1_frequency 100.0 MHz
pll_clk_loss_sw_en false
pll_manu_clk_sw_en false
pll_auto_clk_sw_en false
pll_clkin_1_src clk_0
pll_clk_sw_dly 0
gui_enable_cascade_out false
gui_cascade_outclk_index 0
gui_enable_cascade_in false
pll_clkin_0_src clk_0
gui_pll_cascading_mode Create an adjpllin signal to connect with an upstream PLL
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

(none)

sdram_controller

sdram_controller_axi4 v1.0
niosv_m data_manager   sdram_controller
  s1
instruction_manager  
  s1
pll outclk0  
  clk
clk_0 clk_reset  
  reset


Parameters

SDRAM_MHZ 100
SDRAM_BANKS 4
SDRAM_COL_W 8
SDRAM_ROW_W 12
SDRAM_CAS_LATENCY 3
SDRAM_START_DELAY_US 200
SDRAM_REFRESH_PERIOD_US 15.625
SDRAM_TRCD_NS 20
SDRAM_TRP_NS 20
SDRAM_TRFC_NS 70
SDRAM_ADDR_W 23
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

(none)

uart

altera_avalon_uart v23.1
niosv_m data_manager   uart
  s1
instruction_manager  
  s1
platform_irq_rx  
  irq
pll outclk0  
  clk
clk_0 clk_reset  
  reset


Parameters

baud 115200
dataBits 8
fixedBaud true
parity NONE
simCharStream
simInteractiveInputEnable false
simInteractiveOutputEnable false
simTrueBaud false
stopBits 1
syncRegDepth 2
useCtsRts false
useEopRegister false
useRelativePathForSimFile false
clockRate 100000000
baudError 0.01
parityFisrtChar N
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

BAUD 115200
DATA_BITS 8
FIXED_BAUD 1
FREQ 100000000
PARITY 'N'
SIM_CHAR_STREAM ""
SIM_TRUE_BAUD 0
STOP_BITS 1
SYNC_REG_DEPTH 2
USE_CTS_RTS 0
USE_EOP_REGISTER 0
generation took 0,00 seconds rendering took 0,03 seconds