

Trenz Electronic GmbH Brendel 20 32257 Bünde, Germany www.trenz-electronic.de

Rev 0.93 as of 2004-11-12

Spartan-3 FPGA Micromodule

User's Manual

## **Overview**

The FPGA Micromodule integrates a leading-edge Spartan-3 FPGA, an USB2.0 transceiver, configuration Flash and power supply on a tiny footprint. A large number of configurable I/Os are provided via B2B mini-connectors. The majority of I/O voltages can be user-defined (16 x 3.3V / 6 x 2.5V / 98 x user configurable 1.2 to 3.3V).Thus, the Micromodule is ideally suited for battery-powered and small-sized Applications.

For using as an OEM module, Trenz Electronic provides support to integrate the Micromodule with your application.

The Micromodule combined with our carrier boards, serves as a powerful system widely used for educational and research activities.

## **Specification**

- Xilinx Spartan-3 FPGA XC3S200-4FT256C
- Xilinx Platform-Flash XCF01 for configuration
- USB 2.0 UTMI GT3200
- Single 5V power supply input via USB, or from a carrier board
- 120 I/Os available on B2B connectors
- Evenly spread GND Pins on B2B connectors, for good EMC characteristics
- 1 LED
- I Pushbutton
- Programming is implemented via JTAG.



Figure 1: Spartan III Micromodule without USB Connector

# Details

### **Board Dimensions**

- Connector spacing: 34mm
- PCB size: 50,7mm x 43,6mm



#### Figure 2: Dimensions in mm

### **Power supply**

### 5V DC-powered:

A single 5V DC power supply is necessary. The power is usually supplied over the 5V pins on the B2B connectors (Seeand Table 5)

Minimum input voltage is 3.6V.

#### **USB-powered:**

If the module is equipped with an USB connector, and the module is connected to the USB Bus, power is supplied via the USB connector. In this case, other components (e.g. extension or carrier

boards) may also use USB power via the B2B connectors. **Attention**: The USB Power pins, and the 5V pins on the B2B connectors are directly connected. Never apply 5V to the B2B connector, if the USB powered option is used. Special care must be taken to limit currents with respect to the USB specification.

Onboard voltage regulators provide the necessary supply rails for all components of the Micromodule.



Figure 3: Available 1,8V power



Figure 4: Available 2,5V power



Figure 5: Available 3,3V power

The following voltages and currents are available for the FPGA and can be shared with a baseboard. Please note, that power consumption of the FPGA is highly dependent on the design actually loaded. So please use a tool like Xilinx Xpower to determine the expected power consumption.

- 1,2V, 300mA
- 1,8V see Figure 3
- 2,5V see Figure 4
- 3,3V see Figure 5

If more power is required for the FPGA core, the 1,2V regulator can be shut off by pulling the ENABLE12 signal low. Then an alternative 1,2V supply must be provided on the expansion connectors.

Even if the provided voltages of the module are not used on a baseboard, it is recommended to bypass them with 100nF capacitors.

### **IO Banks Power Supply**

VCCIO for the different FPGA IO Banks are fixed for Banks 0,1,4 and 5. VCCIO for Banks 2,3,6 and 7 can be connected externally over the B2B connectors. If certain banks are not needed, the corresponding VCCIO can be left open.

| Bank | Supply Voltage |
|------|----------------|
| 0    | 3,3V           |
| 1    | 3,3V           |
| 2    | VCCIO2         |
| 3    | VCCIO3         |
| 4    | 3,3V           |
| 5    | 2,5V           |
| 6    | VCCI06         |
| 7    | VCCI07         |

Table 1: IO Banks Power Supply

## **IO Signals**

120 IO signals are available on B2B connectors:

- 18 x 3.3V
- 8 x 2.5V
- 92 x configurable from 1.2V to 3.3V in four banks

**Warning**: Spartan III IO's are not 5V tolerant. Applying 5V to any Pin, results in a dead FPGA.

### **Termination Resistors on Bank5**

On Bank 5 VRP is connected with a reference resistor to GND and VRN to 2.5V. The resistors are 100 Ohm each.

## LED

The LED is lit when 28N\_5 (Pin N6) is pulled low.

### Pushbutton

The function of the pushbutton is configurable by two solder jumpers. See Figure 6 for location of these Jumpers (actually resistors).



Figure 6: Location of resistors

In the default configuration the button pulls pin  $31N_0$  low when pressed. The same signal is also connected to pin L7 on the left connector. See Figure 7 for details.



### Figure 7: Default configuration

In the alternative configuration the PROGRAM pin is pulled down by the button. SeeFigure 8 for details.



Figure 8: Alternate configuration

## JTAG chain and configuration

The first device in the JTAG chain ist the configuration Flash followed by the FPGA.

JTAG signals are available on the B2B connectors, as well as on a dedicated AMP MicroMatch connector.

| Pin | Signal      |
|-----|-------------|
| 1   | GND         |
| 2   | Mode        |
| 3   | 2.5V (Vref) |
| 4   | ТСК         |
| 5   | GND         |
| 6   | TMS         |
| 7   | 3.3V (VCC)  |
| 8   | TDI         |
| 9   | GND         |
| 10  | TDO         |

### **Table 2: JTAG Connector**

All JTAG signal levels are 2.5V LVTTL. Therefore the 2.5V Vref on the connector can be used to power the output drivers of the JTAG cable. 3.3V VCC can be used to power the remaining circuitry of the download cable.

The MODE input should be pulled to 2.5V by the download cable to select JTAG configuration.

To improve the signal quality both the 2.5V and the 3.3V pins should be bypassed to ground by the download cable even if they are not used by the cable. Alls GND pins should be connected.

## **USB2.0 UTMI Interface**

The FPGA is connected to an USB2.0 physical layer interfaces chip GT3200 by SMSC. Use the LVCMOS33 IO standard on the FPGA to interface with these signals. When USB is not used, the control signals should always be driven to their default values from the FPGA.

| Signal      | Pin  | Direction<br>(FPGA) | Default |
|-------------|------|---------------------|---------|
| DATABUS16_8 | B14  | Out                 | 0       |
| RESET       | B4   | Out                 | 0       |
| XCVRSELCT   | D6   | Out                 | 1       |
| TERMSELECT  | B6   | Out                 | 1       |
| OPMODE1     | C6   | Out                 | 0       |
| LINESTATE0  | A3   | In                  |         |
| LINESTATE1  | A5   | In                  |         |
| CLKOUT      | D9   | In                  |         |
| TXVALID     | B12  | Out                 | 0       |
| TXREADY     | A14  | In                  |         |
| VALIDH      | B13  | Bidir               |         |
| RXVALID     | A12  | In                  |         |
| RXACTIVE    | C11  | In                  |         |
| RXERROR     | C12  | In                  |         |
| D0          | A13  | Bidir               |         |
| D1          | B11  | Bidir               |         |
| D2          | C10  | Bidir               |         |
| D3          | B10  | Bidir               |         |
| D4          | A10  | Bidir               |         |
| D5          | C9   | Bidir               |         |
| D6          | A9   | Bidir               |         |
| D7          | B8   | Bidir               |         |
| D8          | A8   | Bidir               |         |
| D9          | C8   | Bidir               |         |
| D10         | C7   | Bidir               |         |
| D11         | A7   | Bidir               |         |
| D12         | B7   | Bidir               |         |
| D13         | B5   | Bidir               |         |
| D14         | C5   | Bidir               |         |
| D15         | A4   | Bidir               |         |
| OPMODE0     | GND  |                     | 0       |
| SUSPENDN    | 3.3V |                     | 0       |

**Table 3: UTMI Interface connection** 

## **Clock supply**

The USB interface chip can provide a 60MHz clock signal to pin D9 of the FPGA. In order to use this clock the GT3200 control signals must be driven according to the previous section. DATABUS16\_8 can also be set to '1' to provide a 30MHz clock instead.

The DCMs of the FPGA can be used to synthesize arbitrary clock frequencies from this signal.

### **B2B** connectors

The following connector pinouts are valid for the connectors on the top of the board.

The bottom side differs in that Pins L2 and L1 are swapped on the right connector.

Likewise pins R2 and R1 are swapped on the left connector.

This way these signals can be used to select boards connected to the top or bottom.

See Figure 1 for location and orientation of the B2B connectors.

| FPGA | Left       | Pin | right         | FPGA |
|------|------------|-----|---------------|------|
| B16  | 01N_VRP_2  | 1   | TDO           | A15  |
| D14  | 16P_2      | 2   | TDI           | A2   |
| C15  | 16N_2      | 3   | ТСК           | C14  |
| C16  | 01P_VRN_2  | 4   | TMS           | C13  |
| -    | GND        | 5   | 5V            | -    |
| E13  | 19N_2      | 6   | 5V            | -    |
| D15  | 17N_2      | 7   | 30N_1         | D10  |
| D16  | 17P_VREF_2 | 8   | 30P_1         | E10  |
| E14  | 19P_2      | 9   | 28N_1         | D11  |
| -    | GND        | 10  | IO_D12_VREF_1 | D12  |
| E15  | 20N_2      | 11  | GND           | -    |
| E16  | 20P_2      | 12  | 28P_1         | E11  |
| F14  | 22N_2      | 13  | 21P_2         | F13  |
| F15  | 22P_2      | 14  | 21N_2         | F12  |
| G14  | 24N_2      | 15  | 23P_2         | G13  |
| G15  | 24P_2      | 16  | 23N_VREF_2    | G12  |
| -    | GND        | 17  | -             | -    |
| G16  | IO_G16_2   | 18  | 39P_3         | J13  |
| H13  | 39N_2      | 19  | 39N_3         | J14  |
| H14  | 39P_2      | 20  | VCCIO2        | -    |
| H16  | 40P_VREF_2 | 21  | 23N_3         | K12  |
| H15  | 40N_2      | 22  | 23P_VREF_3    | L12  |
| -    | GND        | 23  | 24P_3         | K13  |
| J16  | 40N_VREF_3 | 24  | 1,8V          | -    |
| K14  | 24N_3      | 25  | 01P_VRN_3     | R16  |
| K15  | IO_K15_3   | 26  | 16P_3         | P14  |
| K16  | 40P_3      | 27  | 16N_3         | P15  |
| L14  | 22P_3      | 28  | VCCI03        | -    |
| L15  | 22N_3      | 29  | IO_T14_4      | T14  |
| -    | V25        | 30  | 01N_VRP_4     | R13  |
| M14  | 19N_3      | 31  | -             | -    |
| M15  | 20P_3      | 32  | 01P_VRN_4     | T13  |
| M16  | 20N_3      | 33  | 25P_4         | R12  |
| L13  | 21N_3      | 34  | IO_T12_4      | T12  |
| M13  | 21P_3      | 35  | GND           | -    |
| -    | GND        | 36  | 28P_4         | R11  |
| N16  | 17N_3      | 37  | 32N_GCLK1_4   | R9   |
| N15  | 17P_VREF_3 | 38  | 32P_GCLK0_4   | Т9   |
| N14  | 19P_3      | 39  | 1,2V          | -    |
| P16  | 01N_VRP_3  | 40  | 1,2V          | -    |

## Table 4: Right connector

#### Spartan-3 FPGA Micromodule

| FPGA  | Left         | Pin | right      | FPGA |
|-------|--------------|-----|------------|------|
| P3/P4 | MODE         | 1   | 01P_VRN    | B1   |
| -     | ENABLE12     | 2   | 16P_VREF   | C3   |
| -     | USB_DM       | 3   | 16N_7      | C2   |
| -     | USB_DP       | 4   | 01N_VRP_7  | C1   |
| -     | 5V           | 5   | GND        | -    |
| -     | 5V           | 6   | 19P_7      | D3   |
| D8    | 31N_0        | 7   | 17P_7      | D2   |
| D7    | 29P_0        | 8   | 17N_7      | D1   |
| E7    | 29N_0        | 9   | 19N_VREF_7 | E3   |
| D5    | IO_D5_VREF_0 | 10  | Reserved   | -    |
| -     | GND          | 11  | 20P_7      | E2   |
| E6    | 27N_0        | 12  | 20N_7      | E1   |
| E4    | 21P_7        | 13  | 22P_7      | F3   |
| F4    | 21N_7        | 14  | 22N_7      | F2   |
| F5    | 23P_7        | 15  | 24P_7      | G4   |
| G5    | 23N_7        | 16  | 24N_7      | G3   |
| -     | 3,3V         | 17  | GND        | -    |
| J4    | 39N_6        | 18  | 40P_7      | G1   |
| ]3    | 39P_6        | 19  | IO_G2_7    | G2   |
| -     | VCCI07       | 20  | 40N_VREF_7 | H1   |
| K5    | 23N_6        | 21  | 39N_7      | H3   |
| K4    | 23P_6        | 22  | 39P_7      | H4   |
| K3    | 24N_VREF_6   | 23  | GND        | -    |
| -     | 1,8V         | 24  | 40P_VREF_6 | J1   |
| M4    | 19N_6        | 25  | 40N_6      | J2   |
| P2    | 16N_6        | 26  | 24P_6      | К2   |
| R1    | 01N_VRP_6    | 27  | IO_K1_6    | K1   |
| -     | VCCIO6       | 28  | 22N_6      | L3   |
| Р5    | 27P_5        | 29  | 22P_6      | L2   |
| R5    | 27N_VREF_5   | 30  | V25        | -    |
| -     | 3,3V         | 31  | 19P_6      | M3   |
| P6    | 29P_5        | 32  | 20N_6      | M2   |
| R6    | 29N_5        | 33  | 20P_6      | M1   |
| P7    | IO_P7_5      | 34  | 21P_6      | L4   |
| -     | GND          | 35  | 21N_6      | L5   |
| Т8    | IO_T8_VREF_5 | 36  | GND        | -    |
| N8    | 32P_GCLK2_5  | 37  | 17P_VREF_6 | N1   |
| P8    | 32N_GCLK3_5  | 38  | 17N_6      | N2   |
| -     | 1,2V         | 39  | 16P_6      | N3   |
| -     | 1,2V         | 40  | 01P_VRN_6  | P1   |

### Table 5: Left connector

# **Ordering Details**

## Scope of Supply

- Mircomodule
- CD-Rom with schematics, datasheets, this Document, and all available application notes

## **Order number**

The Order Number is: **TE0140-00** 

## **History**

| Rev  | Date       | Wh<br>o | Description               |
|------|------------|---------|---------------------------|
| 0.9  | 2004-06-09 | Π       | Created                   |
| 0.91 | 2004-09-10 | TT      | B2B Connectors<br>swapped |
| 0.92 | 2004-11-02 | TT      | SUSPENDN<br>corrected     |
| 0.93 | 2004-11-12 | TT      | Pin RR17, RR31 corrected  |

Table 6: History